كتاب Adiabatic Logic : : Future Trend and System Level Perspective

الموضوع في 'قسم تبادل الخبرات الهندسية' بواسطة محمد أمين أبو مريم, بتاريخ ‏مارس 13, 2013.

  1. محمد أمين أبو مريم

    محمد أمين أبو مريم مشرف قسم الهندسة الكهربائية و الإلكترونية إداري

    إنضم إلينا في:
    ‏سبتمبر 22, 2009
    المشاركات:
    1,041
    الإعجابات المتلقاة:
    1,424
    نقاط الجوائز:
    128
    الجنس:
    ذكر
    مكان الإقامة:
    الجزائر


    السلام عليكم ورحمة الله وبركاته
    كتاب
    Adiabatic Logic: Future Trend and System Level Perspective (Springer Series in Advanced Microelectronics)



    [​IMG]

    Book Description

    Publication Date: October 29, 2011 | ISBN-10: 940072344X | ISBN-13: 978-9400723443 | Edition: 2012
    Adiabatic logic is a potential successor for static CMOS circuit design when it comes to ultra-low-power energy consumption. Future development like the evolutionary shrinking of the minimum feature size as well as revolutionary novel transistor concepts will change the gate level savings gained by adiabatic logic. In addition, the impact of worsening degradation effects has to be considered in the design of adiabatic circuits. The impact of the technology trends on the figures of merit of adiabatic logic, energy saving potential and optimum operating frequency, are investigated, as well as degradation related issues. Adiabatic logic benefits from future devices, is not susceptible to Hot Carrier Injection, and shows less impact of Bias Temperature Instability than static CMOS circuits. Major interest also lies on the efficient generation of the applied power-clock signal. This oscillating power supply can be used to save energy in short idle times by disconnecting circuits. An efficient way to generate the power-clock is by means of the synchronous 2N2P LC oscillator, which is also robust with respect to pattern-induced capacitive variations. An easy to implement but powerful power-clock gating supplement is proposed by gating the synchronization signals. Diverse implementations to shut down the system are presented and rated for their applicability and other aspects like energy reduction capability and data retention. Advantageous usage of adiabatic logic requires compact and efficient arithmetic structures. A broad variety of adder structures and a Coordinate Rotation Digital Computer are compared and rated according to energy consumption and area usage, and the resulting energy saving potential against static CMOS proves the ultra-low-power capability of adiabatic logic. In the end, a new circuit topology has to compete with static CMOS also in productivity. On a 130nm test chip, a large scale test vehicle containing an FIR filter was implemented in adiabatic logic, utilizing a standard, library-based design flow, fabricated, measured and compared to simulations of a static CMOS counterpart, with measured saving factors compliant to the values gained by simulation. This leads to the conclusion that adiabatic logic is ready for productive design due to compatibility not only to CMOS technology, but also to electronic design automation (EDA) tools developed for static CMOS system design.



    هذا المحتوى يظهر للاعضاء المسجلين فقط:
    هذا المحتوى يظهر للاعضاء المسجلين فقط:
    بالتوفيق إن شاء الله
     
    alkamino ،mann1 و moh@med معجبون بهذا.
  2. chemistry

    chemistry مستشار كلية العلوم النهرالخالد إداري

    إنضم إلينا في:
    ‏فبراير 5, 2007
    المشاركات:
    12,901
    الإعجابات المتلقاة:
    5,644
    نقاط الجوائز:
    128
    الجنس:
    ذكر
    بارك الله فيك اخى العزيز
     
    محمد أمين أبو مريم و moh@med معجبون بهذا.
  3. rima auto

    rima auto Member

    إنضم إلينا في:
    ‏مارس 19, 2013
    المشاركات:
    37
    الإعجابات المتلقاة:
    17
    نقاط الجوائز:
    8
    الجنس:
    أنثى
    الوظيفة:
    طالبة في دكتراه تسيير طاقة
    مكان الإقامة:
    الجزائر
    جزاكم الله خيرا
     
    أعجب بهذه المشاركة محمد أمين أبو مريم

مشاركة هذه الصفحة